

### THE UNIVERSITY OF TEXAS AT DALLAS

Erik Jonsson School of Engineering and Computer Science Department of Electrical and Computer Engineering

# EE/CE 3320: Digital Circuits

(Fall 2024, Tuesday and Thursday: 1:00 pm - 2:15 pm, <u>AD 3.216</u>)

### 1 General Information

• Instructor: Mehrdad Nourani

• Office & Phone: ECSN 4.924, 972-883-4391

- E-mail (Webpage): nourani@utdallas.edu (http://www.utdallas.edu/~nourani)
- Office Hours: Tuesday and Thursday 11:00 am-12:00 pm, or by appointment.
- Required Text: Digital Design, Frank Vahid and Roman Lysecky, zyBooks Online 978-1-394-08971-0; To access:
   (i) Sign in or create an account at learn.zybooks.com
  - (ii) Enter zyBooks code: UTDALLASCE3320\_EE3320NouraniFall2024
  - (iii) Subscribe

**OR** if you prefer a hardcopy, Digital Design with RTL Design, VHDL and Verilog, Frank Vahid, John Wiley Publishers, 2nd Edition, 2011, ISBN: 978-0-470-53108-2.

- Other References (Optional Readings): (i) Fundamentals of Digital Logic With Verilog Design, Stephen Brown and Zvonko Vranesic, McGraw-Hill Publishing, Second Edition, 2008. (ii) Fundamentals of Logic Design, Jr. Charles H. Roth, Larry L Kinney, Cengage Learning, Seventh Edition, 2013.
- ullet Course Modality: Traditional classroom/laboratory in-person instruction.
- Course Web Page: https://elearning.utdallas.edu/
- Teaching Assistant: To be announced.

## 2 Catalog Description

#### EE/CE 3320 Digital Circuits (3 semester hours).

Design and analysis of combinational logic circuits using basic logic gates and other building blocks like multiplexers and ROMs. Design and analysis of latches and flip-flops. Design and analysis of synchronous state machines. State minimization and introduction to state assignment. Design of datapath components: adders, multipliers, registers, shifters, and counters. Electrical properties of logic gates.

Credit cannot be received for both courses, CS 4341 and EE/CE 3320. Prerequisite: EE/CE 2310. (3-0) S.

# 3 Course Objective

The objective of this undergraduate level course is to introduce the design methodologies for digital circuits and systems. The importance of digital circuits and systems cannot be overestimated in present day and age. Digital circuits form the basis for most of the electronic devices ranging from small electronic toys to large scale computers. All digital circuits operate using the same concepts that will be presented in this class. The only difference is in the complexity of the circuits. It is expected that the students will acquire a clear understanding of the main techniques, design strategies and the optimizations that are involved. In particular, the following are the course learning objectives:

- CLO1: Ability to design, analyze, and optimize combinational logic circuits.
- CLO2: Ability to design, analyze, and optimize synchronous sequential logic circuits.
- CLO3: Ability to conduct timing analysis on combinational and sequential logic circuits.
- CLO4: Ability to understand logic gate implementations and their electrical properties.
- CLO5: Ability to understand and apply practical aspects of digital design including datapath components.

### 4 Grading

Grading will be based on three tests and homeworks as follows:

| 1 | ' Homeworks | 10% |                                |
|---|-------------|-----|--------------------------------|
| I | Quizzes:    | 15% | (Dates marked with *)          |
| ₹ | Test 1:     | 25% | (Tues. 9/24/2024, 1:00 p.m.)   |
| l | Test 2:     | 25% | (Thurs. 10/24/2024, 1:00 p.m.) |
| ı | Test 3:     | 25% | (Thurs. 12/5/2024, 1:00 p.m.)  |

| $90 \le A - < 93$ | $93 \le A < 97$ | $97 \le A + \le 100$ |
|-------------------|-----------------|----------------------|
| $80 \le B - < 83$ | $83 \le B < 87$ | $87 \le B + < 90$    |
| $70 \le C - < 73$ | $73 \le C < 77$ | $77 \le C + < 80$    |
| $60 \le D - < 63$ | $63 \le D < 67$ | $67 \le D + < 70$    |
| $0 \le F < 60$    |                 |                      |

**Note:** Per UTD requirements for B.S. degrees, a student must earn a grade of C- or better in each of the "major requirements" courses.

#### 5 Course Policies

- Homeworks will be assigned throughout the semester, and will be due approximately once every 10 days. All reports should be submitted through elearning.
- A homework/project is considered **late** if it is turned in after the due date. There will be 20% per day penalty for late homeworks up to 3 days excluding weekends and holidays. Late homeworks and reports won't be accepted after 3 days.
- No makeup tests/homeworks/projects will be offered in this course. Any graded work can be disputed in writing within one week of the return of that work. In such cases, the entire work will be regraded.
- Some of the homeworks are mini-projects and require Verilog programming and using CAD tools (mainly Xilinx Vivado toolset) for synthesis, simulation and analysis. This toolset is currently available for free download and/or through remote login (e.g. using NX Client or Xmanager or NoMachine) to UTD servers. To have enough time start as early as possible.
- Copying on examinations, assignments and projects is cheating and is prohibited. Any instances of cheating or plagiarism is considered academic dishonesty and will be subject to disciplinary penalties according to the UT Dallas policy on scholastic dishonesty. The penalties include the possibility of failure in the course and/or dismissal from the University. Since such dishonesty harms the individual, all students and the integrity of the University, policies on scholastic dishonesty will be strictly enforced. Please read carefully this policy in <a href="http://www.utdallas.edu/deanofstudents/dishonesty/">http://www.utdallas.edu/deanofstudents/dishonesty/</a>.
- There is no make-up test or homework in this course. Under exceptional circumstances (e.g. hospitalization), official documentation is required and the University policies and procedures will be followed.
- Announcements and complementary materials will be posted on the course web page. However, regular attendance
  and taking notes are highly recommended.

# 6 Syllabus & Tentative Lecture Plan

| Weeks  |        | Readings from Text                 | Topics Coverage                                                           |
|--------|--------|------------------------------------|---------------------------------------------------------------------------|
| Tue.   | Thur.  | OR [zyBooks Online]                |                                                                           |
| 8/20   |        | 1.1-1.3 [1.2-8]                    | Introduction: course introduction; technologies and style;                |
| '      | 8/22   | 2.4-2.6                            | Logic Gates and Implementations: review of basic logic functions;         |
| 8/27   | ,      | 2.1-2.3 [1.1-2]                    | electrical properties of logic gates; CMOS implementation of logic gates; |
| '      | 8/29   | A.1-A.3                            | Digital Logic Design Fundamentals: review of truth tables,                |
| 9/3*   |        | 2.6-2.8, pp. 419-422               | boolean algebra and algebraic proofs;                                     |
|        | 9/5    | [1.2,2.6-7]                        | AND-OR, OR-AND, NAND, NOR circuits;                                       |
| 9/10   |        | 9.1, 9.2 [7.1-4]                   | combinational logic design using Verilog;                                 |
|        | 9/12   | 6.1, 6.2 [1.9-12, 2.1-5, 2.10-12]  | logic minimization (SOP and POS forms);                                   |
| 9/17   |        | 2.10 (pp. 91-92) [1.5]             | Combinational Logic Analysis and Design: functional and timing analysis;  |
|        | 9/19   | 2.9, 2.10 (pp. 93) [2.8-9]         | decoders and encoders; multiplexers and demultiplexers;                   |
| 9/24   |        |                                    | TEST 1 (Fundamentals & Combinational Logic);                              |
|        | 9/26   | 5.7 (pp. 292, 308-309) [6.9]       | programmable logic devices                                                |
| 10/1   |        | pp. 424-431, pp. 227 [6.4]         | ROM based logic design; Field Programmable Gate Arrays; tristate logic;   |
|        | 10/3   | 3.2 [3.1-2]                        | Sequential Logic Elements: latches and flip-flops;                        |
| 10/8   |        | 3.5 (pp. 146-150), 4.2             | latch and flip-flop timings; registers                                    |
|        |        | [3.2, 3.12, 4.6]                   |                                                                           |
|        | 10/10* | 3.4 (pp. 140), 6.3 (pp. 360)       | Sequential Logic Analysis and Design: sequential logic analysis;          |
|        |        | [3.3-6]                            |                                                                           |
| 10/15  |        | 3.3, 3.4 [3.7-11]                  | sequential logic design;                                                  |
|        | 10/17  | 9.3 (pp. 502, 504, 506) [7.5-6]    | sequential logic design using Verilog;                                    |
| 10/22  |        | 5.5 [3.12]                         | sequential logic circuit timing;                                          |
|        | 10/24  |                                    | TEST 2 (Sequential Logic)                                                 |
| 10/29  |        | 6.3 [3.8-9]                        | state minimization and state encoding (assignment);                       |
|        | 10/31  | 1.2 (pp. 11-21), B.2 [1.10,9.4-5]  | Arithmetic Circuits: review of number system;                             |
| 11/5   |        | 4.6 (pp. 200) [4.2,9.3]            | signed number representation;                                             |
|        | 11/7   | 4.3, 4.6, 9.4 (pp. 510, 512, 515)  | adders and subtracters;                                                   |
|        |        | [4.1-3]                            |                                                                           |
| 11/12* |        | 4.4, 4.5, 4.7, 4.8 [4.4-5,6.3,6.6] | comparators; multipliers; Arithmetic Logic Units; combinational shifters; |
|        | 11/14  | 4.9, 4.10 [4.6,6.4-5]              | counters; timers; register files;                                         |
| 11/19  |        | B.3, B.4 [9.6-7]                   | fixed-point and floating-point representation and arithmetic;             |
|        | 11/21  | 9.5, pp. 234, C.1-C.3              | Digital Design Examples: combinational and sequential case studies;       |
| 11/26  |        |                                    | Fall Break and Thanksgiving Holidays – University Closings                |
|        | 11/28  |                                    |                                                                           |
| 12/3   |        | 6.4, 6.5 (pp. 377-380), Miscel-    | Advanced Topics: carry lookahead adder, parallelism (pipelining, concur-  |
|        |        | laneous                            | rency); digital circuit testing;                                          |
|        | 12/5   |                                    | TEST 3 (Comprehensive)                                                    |
| Ш      | / -    |                                    | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                   |

Notes: Some topics in this course syllabus are not fully covered in any text book. Dates marked with "\*" indicate quiz dates.

### 7 Comet Creed

This creed was voted on by the UT Dallas student body in 2014. It is a standard that Comets choose to live by and encourage others to do the same: "As a Comet, I pledge honesty, integrity, and service in all that I do."

### 8 UT Dallas Syllabus Policies and Procedures

The information contained in the following link constitutes the University's policies and procedures segment of the course syllabus. Please go to http://go.utdallas.edu/syllabus-policies for these policies.

The descriptions and timelines contained in this syllabus are subject to change at the discretion of the Professor.